<div class="csl-bib-body">
<div class="csl-entry">Seyedfaraji, S., Mesgari, B., & Rehman, S. (2022). SMART: Investigating the Impact of Threshold Voltage Suppression in an In-SRAM Multiplication/Accumulation Accelerator for Accuracy Improvement in 65 nm CMOS Technology. In <i>2022 25th Euromicro Conference on Digital System Design (DSD)</i> (pp. 821–826). https://doi.org/10.1109/DSD57027.2022.00115</div>
</div>
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/189690
-
dc.description.abstract
State-of-the-art In-memory processing has recently emerged as the most promising solution to overcome design challenges related to data movement inside current computing systems. One of the approaches to performing In-memory processing is based on the analog behavior of the data stored inside the memory cell. Analog-based approaches proposed various system architectures for that. In this paper, we have investigated the effect of threshold voltage suppression on the access transistors of the In-SRAM multiplication and accumulation (MAC) accelerator to improve and enhance the performance of bit line (bit line bar) discharge rate that will increase the accuracy of MAC operation. We provide a comprehensive analytical analysis followed by circuit implementation, including a Monte-Carlo simulation by a 65nm CMOS technology. We confirmed the efficiency of our method (SMART) for a four-by-four-bit MAC operation. The proposed technique improves the accuracy while consuming 0.683 pJ per computation from a power supply of IV. Our novel technique presents less than 0.009 standard deviations for the worst-case incorrect output scenario.
en
dc.language.iso
en
-
dc.subject
Body Biasing
en
dc.subject
Data Intensive Application
en
dc.subject
In-memory Processing
en
dc.subject
Low Power
en
dc.subject
SRAM
en
dc.title
SMART: Investigating the Impact of Threshold Voltage Suppression in an In-SRAM Multiplication/Accumulation Accelerator for Accuracy Improvement in 65 nm CMOS Technology
en
dc.type
Inproceedings
en
dc.type
Konferenzbeitrag
de
dc.relation.isbn
978-1-6654-7404-7
-
dc.description.startpage
821
-
dc.description.endpage
826
-
dc.type.category
Full-Paper Contribution
-
dc.relation.eissn
2771-2508
-
tuw.booktitle
2022 25th Euromicro Conference on Digital System Design (DSD)
-
tuw.peerreviewed
true
-
tuw.researchTopic.id
I2
-
tuw.researchTopic.id
I1
-
tuw.researchTopic.name
Logic and Computation
-
tuw.researchTopic.name
Computer Engineering and Software-Intensive Systems
-
tuw.researchTopic.value
80
-
tuw.researchTopic.value
20
-
tuw.publication.orgunit
E384 - Institut für Computertechnik
-
tuw.publisher.doi
10.1109/DSD57027.2022.00115
-
dc.description.numberOfPages
6
-
tuw.author.orcid
0000-0003-0085-6282
-
tuw.event.name
25th Euromicro Conference on Digital System Design (DSD 2022)
en
tuw.event.startdate
31-08-2022
-
tuw.event.enddate
02-09-2022
-
tuw.event.online
On Site
-
tuw.event.type
Event for scientific audience
-
tuw.event.place
Maspalomas
-
tuw.event.country
ES
-
tuw.event.presenter
Seyedfaraji, Saeed
-
wb.sciencebranch
Elektrotechnik, Elektronik, Informationstechnik
-
wb.sciencebranch.oefos
2020
-
wb.sciencebranch.value
100
-
item.languageiso639-1
en
-
item.openairetype
conference paper
-
item.grantfulltext
none
-
item.fulltext
no Fulltext
-
item.cerifentitytype
Publications
-
item.openairecristype
http://purl.org/coar/resource_type/c_5794
-
crisitem.author.dept
E384-02 - Forschungsbereich Systems on Chip
-
crisitem.author.dept
E354-02 - Forschungsbereich Integrated Circuits
-
crisitem.author.dept
E384 - Institut für Computertechnik
-
crisitem.author.orcid
0000-0003-0085-6282
-
crisitem.author.parentorg
E384 - Institut für Computertechnik
-
crisitem.author.parentorg
E354 - Electrodynamics, Microwave and Circuit Engineering
-
crisitem.author.parentorg
E350 - Fakultät für Elektrotechnik und Informationstechnik