<div class="csl-bib-body">
<div class="csl-entry">Öhlinger, D., & Schmid, U. (2023). A Digital Delay Model Supporting Large Adversarial Delay Variations. In <i>2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)</i> (pp. 111–117). https://doi.org/10.1109/DDECS57882.2023.10139680</div>
</div>
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/191379
-
dc.description.abstract
Dynamic digital timing analysis is a promising alternative to analog simulations for verifying particularly timing-critical parts of a circuit. A necessary prerequisite is a digital delay model, which allows to accurately predict the input-to-output delay of a given transition in the input signal(s) of a gate. Since all existing digital delay models for dynamic digital timing analysis are deterministic, however, they cannot cover delay fluctuations caused by PVT variations, aging and analog signal noise. The only exception known to us is the η-IDM introduced by Függer et al. at DATE'18, which allows to add (very) small adversarially chosen delay variations to the deterministic involution delay model, without endangering its faithfulness. In this paper, we show that it is possible to extend the range of allowed delay variations so significantly that realistic PVT variations and aging are covered by the resulting extended η-IDM.
en
dc.description.sponsorship
FWF - Österr. Wissenschaftsfonds
-
dc.language.iso
en
-
dc.subject
Digital circuits
en
dc.subject
Delay models
en
dc.subject
Noise
en
dc.title
A Digital Delay Model Supporting Large Adversarial Delay Variations
en
dc.type
Inproceedings
en
dc.type
Konferenzbeitrag
de
dc.relation.isbn
979-8-3503-3277-3
-
dc.description.startpage
111
-
dc.description.endpage
117
-
dc.relation.grantno
P32431-N30
-
dc.type.category
Full-Paper Contribution
-
tuw.booktitle
2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)