<div class="csl-bib-body">
<div class="csl-entry">Tabassam, Z., Steininger, A., Najvirt, R., & Huemer, F. (2023). ζ: A Novel Approach for Mitigating Single Event Transient Effects in Quasi Delay Insensitive Logic. In <i>2023 28th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)</i> (pp. 48–57). IEEE. https://doi.org/10.1109/ASYNC58294.2023.10239589</div>
</div>
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/192706
-
dc.description.abstract
Due to their flexible data accepting windows Quasi Delay-Insensitive (QDI) circuits are susceptible to environmental effects such as single event transients (SETs). Their mode of operation often demands that the combinational logic of such circuits contains storage elements in the form of Muller C-element (MCE)s. This fact makes it likely for an SETs to be converted into an single event upset (SEU). Nevertheless, most of the available approaches in literature focus on hardening the butter elements between combinational logic blocks to mitigate the effects of SETs with less emphasis on the logic itself. In this work, we first review existing techniques addressing SETs in combinational logic. We analyze and compare them to a non-resilient basic QDI circuit template. We conclude that these techniques are not effective compared to this basic template because the addition of extra circuitry increases the susceptibility of the overall circuit towards SETs. Some of these techniques are only valid with extra assumptions, one is, exempting the mitigating circuit part from fault injection. Another main limitation is concerning the way in which the circuits flush out faults in the combinational logic. The proposed techniques can easily lead to a violation of the handshake protocol by forcing all combinational signals to zero, which may introduce an additional null phase depending on the next stage. After thorough analysis, we present a technique to flush the erroneous value within the combinational logic while maintaining the remaining part of combinational logic. This flushing does not require extra combinational cycles for re-computing the logic value. We combine our novel flushing approach with a resilient butter style to make the overall circuits highly resilient towards SETs. To facilitate a fair comparison we also utilize this resilient butter template with other combinational logic flushing techniques. For the evaluation of the results, we simulate all techniques with a 16-bit multiplier circuit realized with the NanGate 15nm library. The extensive fault injection experiments show the resilience of our novel combinational logic flushing approach.
en
dc.description.sponsorship
FWF - Österr. Wissenschaftsfonds
-
dc.language.iso
en
-
dc.subject
combinational logic flushing
en
dc.subject
quasi delay insensitive
en
dc.subject
single event transients
en
dc.title
ζ: A Novel Approach for Mitigating Single Event Transient Effects in Quasi Delay Insensitive Logic
en
dc.type
Inproceedings
en
dc.type
Konferenzbeitrag
de
dc.relation.publication
2023 28th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)
-
dc.relation.isbn
979-8-3503-0577-7
-
dc.relation.doi
10.1109/ASYNC58294.2023
-
dc.relation.issn
2643-1394
-
dc.description.startpage
48
-
dc.description.endpage
57
-
dc.relation.grantno
I 3485-N31
-
dc.type.category
Full-Paper Contribution
-
dc.relation.eissn
2643-1483
-
tuw.booktitle
2023 28th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)
-
tuw.peerreviewed
true
-
tuw.relation.publisher
IEEE
-
tuw.project.title
Sicherstellen der Robustheit in stromsparenden asynchronen Schaltungen
-
tuw.researchTopic.id
C5
-
tuw.researchTopic.name
Computer Science Foundations
-
tuw.researchTopic.value
100
-
tuw.publication.orgunit
E191-02 - Forschungsbereich Embedded Computing Systems
-
tuw.publisher.doi
10.1109/ASYNC58294.2023.10239589
-
dc.description.numberOfPages
10
-
tuw.author.orcid
0000-0002-3847-1647
-
tuw.author.orcid
0000-0002-2776-7768
-
tuw.event.name
28th IEEE International Symposium on Asynchronous Circuits and Systems
en
tuw.event.startdate
16-07-2023
-
tuw.event.enddate
19-07-2023
-
tuw.event.online
Hybrid
-
tuw.event.type
Event for scientific audience
-
tuw.event.place
Peking
-
tuw.event.country
CN
-
tuw.event.presenter
Tabassam, Zaheer
-
wb.sciencebranch
Informatik
-
wb.sciencebranch
Elektrotechnik, Elektronik, Informationstechnik
-
wb.sciencebranch.oefos
1020
-
wb.sciencebranch.oefos
2020
-
wb.sciencebranch.value
70
-
wb.sciencebranch.value
30
-
item.languageiso639-1
en
-
item.openairetype
conference paper
-
item.grantfulltext
restricted
-
item.fulltext
no Fulltext
-
item.cerifentitytype
Publications
-
item.openairecristype
http://purl.org/coar/resource_type/c_5794
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems