<div class="csl-bib-body">
<div class="csl-entry">Ferdowsi, A. (2024). <i>Modeling of digital delays in multi-input gates and applications</i> [Dissertation, Technische Universität Wien]. reposiTUm. https://doi.org/10.34726/hss.2025.131184</div>
</div>
-
dc.identifier.uri
https://doi.org/10.34726/hss.2025.131184
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/216011
-
dc.description
Kumulative Dissertation aus vier Artikeln
-
dc.description.abstract
This thesis focuses on models for accurate dynamic timing analysis in modern digital circuit design, particularly in the context of asynchronous circuits. In sharp contrast to analog simulations, which are very accurate but slow, digital dynamic timing analysis focuses on continuous-time signals with discrete (typically binary) value domains. Its main ingredient is accurate delay models for elementary gates like inverters, NAND and NOR, which allow tracking individual signal transitions throughout a circuit. Inspired by the simple thresholded hybrid model that was introduced as a by-product of the Involution Delay Model for single-input single-output gates like inverters some time ago, the focus of this thesis is to explore the suitability of such models for multi-input gates like NOR and NAND, where unique phenomena like delay variations induced by varying transition separation time on different inputs occur. In a nutshell, the thesis aims at analytic gate delay models that are accurate yet simple enough to (1) facilitate the derivation of analytic delay formulas for circuits made up of such gates and (2) simulate circuits faster than possible via expensive analog simulations.
en
dc.language
English
-
dc.language.iso
en
-
dc.rights.uri
http://rightsstatements.org/vocab/InC/1.0/
-
dc.subject
digital integrated circuits
de
dc.subject
dynamic timing analysis
de
dc.subject
analytic gate delay models
de
dc.subject
multi-input switching
de
dc.subject
thresholded hybrid models
de
dc.subject
digital integrated circuits
en
dc.subject
dynamic timing analysis
en
dc.subject
analytic gate delay models
en
dc.subject
multi-input switching
en
dc.subject
thresholded hybrid models
en
dc.title
Modeling of digital delays in multi-input gates and applications
en
dc.type
Thesis
en
dc.type
Hochschulschrift
de
dc.rights.license
In Copyright
en
dc.rights.license
Urheberrechtsschutz
de
dc.identifier.doi
10.34726/hss.2025.131184
-
dc.contributor.affiliation
TU Wien, Österreich
-
dc.rights.holder
Arman Ferdowsi
-
dc.publisher.place
Wien
-
tuw.version
vor
-
tuw.thesisinformation
Technische Universität Wien
-
tuw.publication.orgunit
E191 - Institut für Computer Engineering
-
dc.type.qualificationlevel
Doctoral
-
dc.identifier.libraryid
AC17548681
-
dc.description.numberOfPages
70
-
dc.thesistype
Dissertation
de
dc.thesistype
Dissertation
en
dc.rights.identifier
In Copyright
en
dc.rights.identifier
Urheberrechtsschutz
de
tuw.advisor.staffStatus
staff
-
tuw.advisor.orcid
0000-0001-9831-8583
-
item.languageiso639-1
en
-
item.grantfulltext
open
-
item.openairetype
doctoral thesis
-
item.openaccessfulltext
Open Access
-
item.mimetype
application/pdf
-
item.openairecristype
http://purl.org/coar/resource_type/c_db06
-
item.cerifentitytype
Publications
-
item.fulltext
with Fulltext
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems