<div class="csl-bib-body">
<div class="csl-entry">Huemer, F. (2024). QDI Binary Comparator Networks and their Application in Combinational Logic. In <i>2024 27th International Symposium on Design & Diagnostics of Electronic Circuits & Systems (DDECS)</i> (pp. 92–97). https://doi.org/10.1109/DDECS60919.2024.10508908</div>
</div>
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/198065
-
dc.description.abstract
Binary comparator networks have already been used in quasi delay-insensitive (QDI) circuit design for the construction of completion detectors. This paper demonstrates how they can also be utilized to implement a wide range of Boolean functions for combinational QDI logic blocks. Designing combinational logic for QDI circuits poses several challenges because data must be processed in an encoded form (usually dual-rail) and it must be ensured that the resulting circuits do not contain hazards or orphans. These design constraints impose a considerable hardware overhead on the resulting circuits. Hence, over the years numerous design and optimization strategies have been proposed. We show that our comparator-network-based construction approach yields promising results for certain types of functions compared to other common QDI design styles.
en
dc.language.iso
en
-
dc.subject
asynchronous circuits
en
dc.subject
QDI
en
dc.subject
sorting networks
en
dc.title
QDI Binary Comparator Networks and their Application in Combinational Logic
en
dc.type
Inproceedings
en
dc.type
Konferenzbeitrag
de
dc.relation.isbn
9798350359343
-
dc.relation.doi
10.1109/DDECS60919.2024
-
dc.description.startpage
92
-
dc.description.endpage
97
-
dc.type.category
Full-Paper Contribution
-
tuw.booktitle
2024 27th International Symposium on Design & Diagnostics of Electronic Circuits & Systems (DDECS)
-
tuw.peerreviewed
true
-
tuw.researchTopic.id
I2
-
tuw.researchTopic.name
Computer Engineering and Software-Intensive Systems
-
tuw.researchTopic.value
100
-
tuw.publication.orgunit
E191-02 - Forschungsbereich Embedded Computing Systems
-
tuw.publisher.doi
10.1109/DDECS60919.2024.10508908
-
dc.description.numberOfPages
6
-
tuw.author.orcid
0000-0002-2776-7768
-
tuw.event.name
2024 27th International Symposium on Design & Diagnostics of Electronic Circuits & Systems (DDECS)
en
tuw.event.startdate
03-04-2024
-
tuw.event.enddate
05-04-2024
-
tuw.event.online
On Site
-
tuw.event.type
Event for scientific audience
-
tuw.event.place
Kielce
-
tuw.event.country
PL
-
tuw.event.presenter
Huemer, Florian
-
tuw.event.track
Single Track
-
wb.sciencebranch
Informatik
-
wb.sciencebranch
Elektrotechnik, Elektronik, Informationstechnik
-
wb.sciencebranch
Mathematik
-
wb.sciencebranch.oefos
1020
-
wb.sciencebranch.oefos
2020
-
wb.sciencebranch.oefos
1010
-
wb.sciencebranch.value
50
-
wb.sciencebranch.value
40
-
wb.sciencebranch.value
10
-
item.languageiso639-1
en
-
item.openairetype
conference paper
-
item.grantfulltext
none
-
item.fulltext
no Fulltext
-
item.cerifentitytype
Publications
-
item.openairecristype
http://purl.org/coar/resource_type/c_5794
-
crisitem.author.dept
E191-02 - Forschungsbereich Embedded Computing Systems