<div class="csl-bib-body">
<div class="csl-entry">Reisinger, T. (2022). <i>Clock synchronization in a distributed hardware-in-the-loop testbed</i> [Diploma Thesis, Technische Universität Wien; Florida State University]. reposiTUm. https://doi.org/10.34726/hss.2022.86702</div>
</div>
-
dc.identifier.uri
https://doi.org/10.34726/hss.2022.86702
-
dc.identifier.uri
http://hdl.handle.net/20.500.12708/20310
-
dc.description
Abweichender Titel nach Übersetzung der Verfasserin/des Verfassers
-
dc.description.abstract
Power Hardware-in-the-Loop (PHIL) and Controller Hardware-in-the-Loop (CHIL) experiments are valuable for the research and development of novel power-system technologies. In combination with network emulators like CORE (Common Open Research Emulator) complex simulations can be realized with minimal hardware requirements. However, such simulations are quite complex as the number of simultaneous events and generated data grows. Therefore, it is important to provide a common clock by which to timestamp data. For this, accurate timing distribution mechanisms, like the precision time protocol (PTP) IEEE-1588 can be leveraged. The Center for Advanced Power Systems (CAPS) at Florida State University (FSU) is a leader in the field of HIL simulations. Today, the infrastructure at CAPS and partner universities for co-simulation does not include GPS synchronized high precision clock synchronization cross devices used in a HIL experiment. It is, thus, the objective of this master’s thesis to develop a GPS clock synchronization concept for the HIL Testbed. The developed concept will demonstrate the possibility to use that PTP Backbone with different components of a HIL Testbed at CAPS and verify the benefits of a common time base between independent hardware components. This enables the opportunity to measure one-way path delay between two devices in nanosecond resolution. In particular, this method can be used to validate the behavior of emulated networks in CORE compared to real networks. In addition, the resolution of time stamped data from real-time simulators (RTS) can be increased for more precise event determination.
en
dc.language
English
-
dc.language.iso
en
-
dc.rights.uri
http://rightsstatements.org/vocab/InC/1.0/
-
dc.subject
Hardware-in-the-Loop
en
dc.subject
HIL
en
dc.subject
Clock Synchronization
en
dc.subject
IEEE 1588
en
dc.subject
PTP
en
dc.subject
GPS
en
dc.subject
Real-Time Simulation
en
dc.title
Clock synchronization in a distributed hardware-in-the-loop testbed
en
dc.title.alternative
Uhrensynchronisation in einem Verteilten Hardware-in-the-Loop Testbed
de
dc.type
Thesis
en
dc.type
Hochschulschrift
de
dc.rights.license
In Copyright
en
dc.rights.license
Urheberrechtsschutz
de
dc.identifier.doi
10.34726/hss.2022.86702
-
dc.contributor.affiliation
TU Wien, Österreich
-
dc.rights.holder
Thomas Reisinger
-
dc.publisher.place
Wien
-
tuw.version
vor
-
tuw.thesisinformation
Technische Universität Wien
-
tuw.thesisinformation
Florida State University
-
tuw.publication.orgunit
E191 - Institut für Computer Engineering
-
dc.type.qualificationlevel
Diploma
-
dc.identifier.libraryid
AC16538787
-
dc.description.numberOfPages
75
-
dc.thesistype
Diplomarbeit
de
dc.thesistype
Diploma Thesis
en
dc.rights.identifier
In Copyright
en
dc.rights.identifier
Urheberrechtsschutz
de
tuw.advisor.staffStatus
staff
-
item.languageiso639-1
en
-
item.openairetype
master thesis
-
item.grantfulltext
open
-
item.fulltext
with Fulltext
-
item.cerifentitytype
Publications
-
item.mimetype
application/pdf
-
item.openairecristype
http://purl.org/coar/resource_type/c_bdcc
-
item.openaccessfulltext
Open Access
-
crisitem.author.dept
E384-01 - Forschungsbereich Software-intensive Systems