E384-02 - Forschungsbereich Systems on Chip E056-10 - Fachbereich SecInt-Secure and Intelligent Human-Centric Digital Technologies
-
Zeitschrift:
IEEE Access
-
ISSN:
2169-3536
-
Datum (veröffentlicht):
2024
-
Umfang:
12
-
Verlag:
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
-
Peer Reviewed:
Ja
-
Keywords:
emerging technologies; gem5; Non-volatile memory; power estimation; STT-RAM
en
Abstract:
Spin Transfer Torque Random Access Memory (STT-RAM) is an emerging Non-Volatile Memory (NVM) technology that has garnered attention to overcome the drawbacks of conventional CMOS-based technologies. However, such technologies must be evaluated before deployment under real workloads and architecture. But there is a lack of available open-source STT-RAM-based system evaluation framework, which hampers research and experimentation and impacts the adoption of STT-RAM in a system. This paper proposes a novel, extendable STT-RAM memory controller design integrated inside the gem5 simulator. Our framework enables understanding various aspects of STT-RAM, i.e., power, delay, clock cycles, energy, and system throughput. We will open-source our HOPE framework, which will fuel research and aid in accelerating the development of future system architectures based on STT-RAM. It will also facilitate the user for further tool enhancement.
en
Forschungsschwerpunkte:
Computer Science Foundations: 30% Modeling and Simulation: 30% Computational System Design: 40%